Description

The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now, and later terrabyte memory blocks, memory macros, and processing cores, can be tightly linked in optimally designed and processed small footprint vertical stacks, then performance can be increased, power reduced and cost contained. This book reviews for the electronics industry engineer, professional and student the critical areas of development for 3D vertical memory chips including: gate-all-around and junction-less nanowire memories, stacked thin film and double gate memories, terrabit vertical channel and vertical gate stacked NAND flash, large scale stacking of Resistance RAM cross-point arrays, and 2.5D/3D stacking of memory and processor chips with through-silicon-via connections now and remote links later.

Key features:

  • Presents a review of the status and trends in 3-dimensional vertical memory chip technologies.
  • Extensively reviews advanced vertical memory chip technology and development
  • Explores technology process routes and 3D chip integration in a single reference

Vertical 3D Memory Technologies

Product form

£93.95

Includes FREE delivery
Usually despatched within 5 days
Hardback by Betty Prince

1 in stock

Short Description:

The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now,... Read more

    Publisher: John Wiley & Sons Inc
    Publication Date: 26/09/2014
    ISBN13: 9781118760512, 978-1118760512
    ISBN10: 1118760514

    Number of Pages: 368

    Non Fiction , Technology, Engineering & Agriculture , Education

    Description

    The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now, and later terrabyte memory blocks, memory macros, and processing cores, can be tightly linked in optimally designed and processed small footprint vertical stacks, then performance can be increased, power reduced and cost contained. This book reviews for the electronics industry engineer, professional and student the critical areas of development for 3D vertical memory chips including: gate-all-around and junction-less nanowire memories, stacked thin film and double gate memories, terrabit vertical channel and vertical gate stacked NAND flash, large scale stacking of Resistance RAM cross-point arrays, and 2.5D/3D stacking of memory and processor chips with through-silicon-via connections now and remote links later.

    Key features:

    • Presents a review of the status and trends in 3-dimensional vertical memory chip technologies.
    • Extensively reviews advanced vertical memory chip technology and development
    • Explores technology process routes and 3D chip integration in a single reference

    Customer Reviews

    Be the first to write a review
    0%
    (0)
    0%
    (0)
    0%
    (0)
    0%
    (0)
    0%
    (0)

    Recently viewed products

    © 2025 Book Curl,

      • American Express
      • Apple Pay
      • Diners Club
      • Discover
      • Google Pay
      • Maestro
      • Mastercard
      • PayPal
      • Shop Pay
      • Union Pay
      • Visa

      Login

      Forgot your password?

      Don't have an account yet?
      Create account